資料介紹
The Verilog language is a hardware description language that provides a means of
specifying a digital system at a wide range of levels of abstraction. The language supports
the early conceptual stages of design with its behavioral level of abstraction, and
the later implementation stages with its structural abstractions. The language includes
hierarchical constructs, allowing the designer to control a description’s complexity.
Verilog was originally designed in the winter of 1983/84 as a proprietary verification/
simulation product. Later, several other proprietary analysis tools were developed
around the language, including a fault simulator and a timing analyzer. More recently,
Verilog has also provided the input specification for logic and behavioral synthesis
tools. The Verilog language has been instrumental in providing consistency across
these tools. The language was originally standardized as IEEE standard #1364-1995.
It has recently been revised and standardized as IEEE standard #1364-2001. This
book presents this latest revision of the language, providing material for the beginning
student and advanced user of the language.
It is sometimes difficult to separate the language from the simulator tool because
the dynamic aspects of the language are defined by the way the simulator works. Further,
it is difficult to separate it from a synthesis tool because the semantics of the language
become limited by what a synthesis tool allows in its input specification and
produces as an implementation. Where possible, we have stayed away from simulatorand
synthesis-specific details and concentrated on design specification. But, we have
included enough information to be able to write working executable models.
Verilog –A Tutorial Introduction 1
Getting Started
A Structural Description
Simulating the binaryToESeg Driver
Creating Ports For the Module
Creating a Testbench For a Module
Behavioral Modeling of Combinational Circuits
Procedural Models
Rules for Synthesizing Combinational Circuits
Procedural Modeling of Clocked Sequential Circuits
Modeling Finite State Machines
Rules for Synthesizing Sequential Systems
Non-Blocking Assignment ("<=")
Module Hierarchy
The Counter
A Clock for the System
Tying the Whole Circuit Together
Tying Behavioral and Structural Models Together
- Verilog 模塊基本結(jié)構(gòu) 2次下載
- IEEE Verilog硬件描述語言標(biāo)準(zhǔn) 2次下載
- Verilog HDL入門教程.pdf 117次下載
- Verilog教程之Verilog HDL程序設(shè)計語句和描述方式 47次下載
- Verilog HDL的基礎(chǔ)知識詳細說明 54次下載
- Verilog HDL入門教程之Verilog HDL數(shù)字系統(tǒng)設(shè)計教程 83次下載
- Soft-Designs--FPGA_Hardware 7次下載
- The Verilog Hardware Description Language 0次下載
- VHDL,Verilog,System verilog比較 0次下載
- Verilog的數(shù)字系統(tǒng)設(shè)計(2007年新版) 0次下載
- Verilog Digital System Design 0次下載
- Verilog手冊的公眾責(zé)任 0次下載
- The Verilog PLI Handbook 0次下載
- IEEE標(biāo)準(zhǔn)Verilog硬件描述語言 0次下載
- IEEE Standard Verilog Hardware
- Verilog 與 ASIC 設(shè)計的關(guān)系 Verilog 代碼優(yōu)化技巧 218次閱讀
- Verilog 測試平臺設(shè)計方法 Verilog FPGA開發(fā)指南 360次閱讀
- Verilog與VHDL的比較 Verilog HDL編程技巧 259次閱讀
- 如何自動生成verilog代碼 391次閱讀
- 二十進制編碼器及Verilog HDL描述 Verilog HDL程序的基本結(jié)構(gòu)及特點 3054次閱讀
- 全新的硬件配置工具Vector Hardware Manager 4330次閱讀
- Verilog程序編寫規(guī)范 4005次閱讀
- Verilog的程序框架案例 1410次閱讀
- Verilog系統(tǒng)函數(shù)和邊沿檢測 2391次閱讀
- 關(guān)于Verilog語言標(biāo)準(zhǔn)層次問題 5025次閱讀
- verilog是什么_verilog的用途和特征是什么 4.5w次閱讀
- 關(guān)于verilog的學(xué)習(xí)經(jīng)驗簡單分享 2901次閱讀
- vhdl和verilog的區(qū)別_vhdl和verilog哪個好? 12.3w次閱讀
- verilog語言基本語句_verilog語言詞匯大全 9.5w次閱讀
- 初學(xué)者學(xué)習(xí)Verilog HDL的步驟和經(jīng)驗技巧 3.6w次閱讀
下載排行
本周
- 1DC電源插座圖紙
- 0.67 MB | 3次下載 | 免費
- 2AN-1267: 使用ADSP-CM408F ADC控制器的電機控制反饋采樣時序
- 1.41MB | 3次下載 | 免費
- 3AN158 GD32VW553 Wi-Fi開發(fā)指南
- 1.51MB | 2次下載 | 免費
- 4AN148 GD32VW553射頻硬件開發(fā)指南
- 2.07MB | 1次下載 | 免費
- 5AN111-LTC3219用戶指南
- 84.32KB | 次下載 | 免費
- 6AN153-用于電源系統(tǒng)管理的Linduino
- 1.38MB | 次下載 | 免費
- 7AN-283: Σ-Δ型ADC和DAC[中文版]
- 677.86KB | 次下載 | 免費
- 8SM2018E 支持可控硅調(diào)光線性恒流控制芯片
- 402.24 KB | 次下載 | 免費
本月
- 1ADI高性能電源管理解決方案
- 2.43 MB | 450次下載 | 免費
- 2免費開源CC3D飛控資料(電路圖&PCB源文件、BOM、
- 5.67 MB | 138次下載 | 1 積分
- 3基于STM32單片機智能手環(huán)心率計步器體溫顯示設(shè)計
- 0.10 MB | 130次下載 | 免費
- 4使用單片機實現(xiàn)七人表決器的程序和仿真資料免費下載
- 2.96 MB | 44次下載 | 免費
- 5美的電磁爐維修手冊大全
- 1.56 MB | 24次下載 | 5 積分
- 6如何正確測試電源的紋波
- 0.36 MB | 18次下載 | 免費
- 7感應(yīng)筆電路圖
- 0.06 MB | 10次下載 | 免費
- 8萬用表UT58A原理圖
- 0.09 MB | 9次下載 | 5 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935121次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計
- 1.48MB | 420062次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233088次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191367次下載 | 10 積分
- 5十天學(xué)會AVR單片機與C語言視頻教程 下載
- 158M | 183335次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73810次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評論