資料介紹
The AD8362 is a true rms-responding power detector that has a 60 dB measurement range. It is intended for use in a variety of high frequency communication systems and in instrumentation requiring an accurate response to signal power. It is easy to use, requiring only a single supply of 5 V and a few capacitors. It can operate from arbitrarily low frequencies to over 2.7 GHz and can accept inputs that have rms values from 1 mV to at least 1 Vrms, with large crest factors, exceeding the requirements for accurate measurement of CDMA signals.
The input signal is applied to a resistive ladder attenuator that comprises the input stage of a variable gain amplifier. The 12 tap points are smoothly interpolated using a proprietary technique to provide a continuously variable attenuator, which is controlled by a voltage applied to the VSET pin. The resulting signal is applied to a high performance broadband amplifier. Its output is measured by an accurate square-law detector cell. The fluctuating output is then filtered and compared with the output of an identical squarer, whose input is a fixed dc voltage applied to the VTGT pin, usually the accurate reference of 1.25 V provided at the VREF pin.
The difference in the outputs of these squaring cells is integrated in a high gain error amplifier, generating a voltage at the VOUT pin with rail-to-rail capabilities. In a controller mode, this low noise output can be used to vary the gain of a host system’s RF amplifier, thus balancing the set point against
the input power. Optionally, the voltage at VSET may be a replica of the RF signal’s amplitude modulation, in which case the overall effect is to remove the modulation component prior to detection and low-pass filtering. The corner frequency of the averaging filter may be lowered without limit by adding an external capacitor at the CLPF pin. The AD8362 can be used to determine the true power of a high frequency signal having a complex low frequency modulation envelope, or simply as a low frequency rms voltmeter. The high-pass corner generated by its offset-nulling loop can be lowered by a capacitor added on the CHPF pin.
Used as a power measurement device, VOUT is strapped to VSET. The output is then proportional to the logarithm of the rms value of the input. In other words, the reading is presented directly in decibels and is conveniently scaled 1 V per decade, or 50 mV/dB; other slopes are easily arranged. In controller modes, the voltage applied to VSET determines the power level required at the input to null the deviation from the setpoint. The output buffer can provide high load currents.
The AD8362 has a 1.3 mW power consumption when powered down by a logic high applied to the PWDN pin. It powers up within about 20 μs to its nominal operating current of 20 mA at 25°C. The AD8362 is supplied in a 16-lead TSSOP package for operation over the industrial temperature range of ?40°C to +85°C. An evaluation board is available.
The input signal is applied to a resistive ladder attenuator that comprises the input stage of a variable gain amplifier. The 12 tap points are smoothly interpolated using a proprietary technique to provide a continuously variable attenuator, which is controlled by a voltage applied to the VSET pin. The resulting signal is applied to a high performance broadband amplifier. Its output is measured by an accurate square-law detector cell. The fluctuating output is then filtered and compared with the output of an identical squarer, whose input is a fixed dc voltage applied to the VTGT pin, usually the accurate reference of 1.25 V provided at the VREF pin.
The difference in the outputs of these squaring cells is integrated in a high gain error amplifier, generating a voltage at the VOUT pin with rail-to-rail capabilities. In a controller mode, this low noise output can be used to vary the gain of a host system’s RF amplifier, thus balancing the set point against
the input power. Optionally, the voltage at VSET may be a replica of the RF signal’s amplitude modulation, in which case the overall effect is to remove the modulation component prior to detection and low-pass filtering. The corner frequency of the averaging filter may be lowered without limit by adding an external capacitor at the CLPF pin. The AD8362 can be used to determine the true power of a high frequency signal having a complex low frequency modulation envelope, or simply as a low frequency rms voltmeter. The high-pass corner generated by its offset-nulling loop can be lowered by a capacitor added on the CHPF pin.
Used as a power measurement device, VOUT is strapped to VSET. The output is then proportional to the logarithm of the rms value of the input. In other words, the reading is presented directly in decibels and is conveniently scaled 1 V per decade, or 50 mV/dB; other slopes are easily arranged. In controller modes, the voltage applied to VSET determines the power level required at the input to null the deviation from the setpoint. The output buffer can provide high load currents.
The AD8362 has a 1.3 mW power consumption when powered down by a logic high applied to the PWDN pin. It powers up within about 20 μs to its nominal operating current of 20 mA at 25°C. The AD8362 is supplied in a 16-lead TSSOP package for operation over the industrial temperature range of ?40°C to +85°C. An evaluation board is available.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 基于AD8362-EVAL射頻功率檢測器的
- 基于AD8362-EVALZ射頻功率檢測器的參考設(shè)計
- AD8362 S參數(shù)
- SCP-LT8362-B-EVALZ-設(shè)計文件
- SCP-LT8362-S-EVALZ-設(shè)計文件
- SCP-LT8362-I-EVALZ-設(shè)計文件
- AD8362 Gerber 文件
- AD8362 S-Parameters
- AD8362 S-Parameters
- HMC8362/HMC8364 Schematic
- HMC8362 BOM
- OM8361/TDA8362單片機的設(shè)計及應(yīng)用
- OM8361/TDA8362中文資料,pdf datashe
- AD8362ARU.pdf
- TDA8361 TDA8362 OM8361 OM8362彩
- PDF輸出時出現(xiàn)錯誤提醒的解決方案 1792次閱讀
- S7-1500與S7-200 SMART的PROFINET IO通信配置 1w次閱讀
- S7-1500之間S7通信實例 3292次閱讀
- 西門子S7-1500 之間 S7 通信 5792次閱讀
- 萬興PDF密碼如何查看列出的權(quán)限 1031次閱讀
- S7-1200 CPU與S7-200 SMART S7通信教程 6655次閱讀
- S7-1200與S7-300的選型區(qū)別 1731次閱讀
- S7-1200 CPU與S7-200 SMART S7通信指南 3209次閱讀
- S7-1200 CPU與S7-300 CP STEP7 UDP通信 2119次閱讀
- S7-1500和S7-1500之間S7通信 3071次閱讀
- 什么是 CoolMOS? MOSFET CFD7? 1704次閱讀
- S7-1200和S7-1200進行S7通信的詳細資料說明 2.9w次閱讀
- 西門子S7-200和S7-300進行的以太網(wǎng)通信 8086次閱讀
- 西門子S7-1500憑什么秒殺S7-300/400? 2.5w次閱讀
- 使用pdf解析可以用來讀取PDF文件中字符串文本,圖片數(shù)據(jù) 1.3w次閱讀
下載排行
本周
- 1DeepSeek:從入門到精通
- 5.36 MB | 21次下載 | 1 積分
- 2中興通訊的PCB設(shè)計規(guī)范
- 23.03 MB | 2次下載 | 5 積分
- 3IP6823 支持 qi 認證的無線充電發(fā)射控制 SOC
- 1.01 MB | 1次下載 | 免費
- 4IP6824? 全集成QI?無線充電發(fā)射控制SOC
- 1.22 MB | 1次下載 | 免費
- 5工程師入門必學(xué)的二十個模擬電路
- 0.37 MB | 1次下載 | 1 積分
- 6PESD18VY1BBIF保護二極管規(guī)格書
- 4.56MB | 次下載 | 免費
- 774HC4050緩沖器規(guī)格書
- 217.58KB | 次下載 | 免費
- 874HC73-Q100雙JK觸發(fā)器規(guī)格書
- 220.85KB | 次下載 | 免費
本月
- 1A7159和A7139射頻芯片的資料免費下載
- 0.20 MB | 55次下載 | 5 積分
- 2零死角玩轉(zhuǎn)STM32F103—指南者
- 26.78 MB | 41次下載 | 1 積分
- 3PIC12F629/675 數(shù)據(jù)手冊免費下載
- 2.38 MB | 36次下載 | 5 積分
- 4DeepSeek:從入門到精通
- 5.36 MB | 21次下載 | 1 積分
- 5PIC16F716 數(shù)據(jù)手冊免費下載
- 2.35 MB | 18次下載 | 5 積分
- 6GD32F4xx用戶手冊
- 14.49MB | 14次下載 | 免費
- 7dsPIC33EDV64MC205電機控制開發(fā)板用戶指南
- 5.78MB | 8次下載 | 免費
- 8STC15系列常用寄存器匯總免費下載
- 1.60 MB | 7次下載 | 5 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935124次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計
- 1.48MB | 420063次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233088次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191367次下載 | 10 積分
- 5十天學(xué)會AVR單片機與C語言視頻教程 下載
- 158M | 183335次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73813次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評論