資料介紹
MM54HC259/MM74HC259
8-Bit Addressable Latch/3-to-8 Line Decoder
General Description
This device utilizes advanced silicon-gate CMOS technology
to implement an 8-bit addressable latch, designed for
general purpose storage applications in digital systems.
The MM54HC259/MM74HC259 has a single data input (D),
8 latch outputs (Q1±Q8), 3 address inputs (A, B, and C), a
common enable input (G), and a common CLEAR input. To
operate this device as an addressable latch, data is held on
the D input, and the address of the latch into which the data
is to be entered is held on the A, B, and C inputs. When
ENABLE is taken low the data flows through to the addressed
output. The data is stored when ENABLE transitions
from low to high. All unaddressed latches will remain
unaffected. With enable in the high state the device is deselected,
and all latches remain in their previous state, unaffected
by changes on the data or address inputs. To eliminate
the possibility of entering erroneous data into the latches,
the enable should be held high (inactive) while the address
lines are changing.
If enable is held high and CLEAR is taken low all eight latches
are cleared to a low state. If enable is low all latches
except the addressed latch will be cleared. The addressed
latch will instead follow the D input, effectively implementing
a 3-to-8 line decoder.
All inputs are protected from damage due to static discharge
by diodes to VCC and ground.
Features
Y Typical propagation delay: 18 ns
Y Wide supply range: 2±6V
Y Low input current: 1 mA maximum
Y Low quiescent current: 80 mA maximum (74HC Series)
8-Bit Addressable Latch/3-to-8 Line Decoder
General Description
This device utilizes advanced silicon-gate CMOS technology
to implement an 8-bit addressable latch, designed for
general purpose storage applications in digital systems.
The MM54HC259/MM74HC259 has a single data input (D),
8 latch outputs (Q1±Q8), 3 address inputs (A, B, and C), a
common enable input (G), and a common CLEAR input. To
operate this device as an addressable latch, data is held on
the D input, and the address of the latch into which the data
is to be entered is held on the A, B, and C inputs. When
ENABLE is taken low the data flows through to the addressed
output. The data is stored when ENABLE transitions
from low to high. All unaddressed latches will remain
unaffected. With enable in the high state the device is deselected,
and all latches remain in their previous state, unaffected
by changes on the data or address inputs. To eliminate
the possibility of entering erroneous data into the latches,
the enable should be held high (inactive) while the address
lines are changing.
If enable is held high and CLEAR is taken low all eight latches
are cleared to a low state. If enable is low all latches
except the addressed latch will be cleared. The addressed
latch will instead follow the D input, effectively implementing
a 3-to-8 line decoder.
All inputs are protected from damage due to static discharge
by diodes to VCC and ground.
Features
Y Typical propagation delay: 18 ns
Y Wide supply range: 2±6V
Y Low input current: 1 mA maximum
Y Low quiescent current: 80 mA maximum (74HC Series)
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- HD74HC259 數(shù)據(jù)表
- HD74HC259 數(shù)據(jù)表
- 8 位可尋址鎖存器-74HC_HCT259_Q100
- 8 位可尋址鎖存器-74HC_HCT259
- 74HC259英文手冊(cè) 3次下載
- 74HC259英版數(shù)據(jù)手冊(cè) 0次下載
- 74HC259D/74HCT259D,pdf datasheet_8-bit addressable latch
- CD54HC259,CD74HC259,CD54HCT259
- TC74HC240,TC74HC244/TC74HC241
- 74HC4040 pdf datasheet
- 74HC4050 pdf datasheet
- 74HC4049 pdf datasheet
- 74HC367 pdf datasheet
- 74HC366 pdf datasheet
- 74HC74A pdf datasheet
- 74hc573怎么使用 74hc573可以仿真嗎 1.6w次閱讀
- 74HC154的簡(jiǎn)單介紹 74hc154應(yīng)用電路圖分析 2.3w次閱讀
- 74ls259中文資料匯總(74ls259引腳圖及功能_邏輯功能及特性) 7529次閱讀
- 74ls04和74hc04有什么區(qū)別_74ls04/74hc04簡(jiǎn)介 2.8w次閱讀
- 電源芯片74HC4953引腳功能(74HC4953內(nèi)部結(jié)構(gòu)及封裝) 4.6w次閱讀
- 74hc138中文資料詳細(xì)(74hc138引腳圖及功能表_封裝真值表及應(yīng)用電路圖) 29.3w次閱讀
- 74hc165級(jí)聯(lián)用法(74hc165級(jí)聯(lián)電路圖及程序) 5.2w次閱讀
- 74hc165使用方法(74hc165功能_內(nèi)部結(jié)構(gòu)圖_時(shí)序圖) 5.3w次閱讀
- 74hc165中文資料詳細(xì)(74hc165工作原理_引腳圖及功能_應(yīng)用電路_邏輯圖) 20.1w次閱讀
- 用74HC165讀8個(gè)按鍵狀態(tài) 1w次閱讀
- 基于74HC138的簡(jiǎn)單解析 1.4w次閱讀
- 74hc165和74hc164有何不同_74hc165和74hc164區(qū)別 3.2w次閱讀
- 74hc244的功能及封裝尺寸圖 2.5w次閱讀
- 74HC04和74HC14的具體區(qū)別詳解 9.4w次閱讀
- 74hc138和74ls138的區(qū)別 4.8w次閱讀
下載排行
本周
- 1QW2893應(yīng)急燈專用檢測(cè)芯片
- 590.40 KB | 4次下載 | 免費(fèi)
- 2低功耗藍(lán)牙BLE透?jìng)髂KHM-BT4531的技術(shù)規(guī)格與應(yīng)用指南
- 1.40 MB | 1次下載 | 免費(fèi)
- 3CSW01非接觸液體液位檢測(cè)傳感器應(yīng)用方案中文資料
- 0.94 MB | 1次下載 | 免費(fèi)
- 4PC2570低Iq 理想二極管控制芯片中文資料
- 1.56 MB | 1次下載 | 免費(fèi)
- 5AG32VH 系列應(yīng)用指南
- 0.60 MB | 1次下載 | 免費(fèi)
- 6Claroty-2024年全球CPS安全狀況:中斷對(duì)業(yè)務(wù)的影響
- 3.70 MB | 1次下載 | 免費(fèi)
- 7愛華NSX-320組合音響電路圖紙維修資料
- 6.06 MB | 次下載 | 5 積分
- 8FS312B 接 TYPE-C 母座應(yīng)用手冊(cè)
- 0.71 MB | 次下載 | 免費(fèi)
本月
- 1貼片三極管上的印字與真實(shí)名稱的對(duì)照表詳細(xì)說明
- 0.50 MB | 99次下載 | 1 積分
- 2涂鴉各WiFi模塊原理圖加PCB封裝
- 11.75 MB | 89次下載 | 1 積分
- 3錦銳科技CA51F2 SDK開發(fā)包
- 24.06 MB | 43次下載 | 1 積分
- 4錦銳CA51F005 SDK開發(fā)包
- 19.47 MB | 19次下載 | 1 積分
- 5PCB的EMC設(shè)計(jì)指南
- 2.47 MB | 14次下載 | 1 積分
- 6HC05藍(lán)牙原理圖加PCB
- 15.76 MB | 13次下載 | 1 積分
- 7802.11_Wireless_Networks
- 4.17 MB | 12次下載 | 免費(fèi)
- 8PADS Standard 標(biāo)準(zhǔn)版 VX.2.15 安裝包
- 0.00 MB | 9次下載 | 4 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935127次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191388次下載 | 10 積分
- 5十天學(xué)會(huì)AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183342次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81588次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73815次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65989次下載 | 10 積分
評(píng)論