資料介紹
This version (08 Jan 2021 23:16) was approved by Robin Getz.The Previously approved version (03 Nov 2020 07:01) is available.
Table of Contents
Quick Start Guide for Testing the AD9213/9217 ADC Evaluation Board Using the ADS8-V1EBZ FPGA-Based Capture Board
Typical Setup
Equipment Needed
- Signal Generators
- Analog clock source: The clock signal generator should have very low phase-noise and be capable of supplying a 10Ghz clock signal (or 6 GHz clock signal for the the 6Gsps speed grade of AD9213) at approximately 10dBm.
- Reference clock source: For AD9213-10GEBZ with 16 output lanes (at 10Gsps), the frequency of REFCLK is 625MHz. For AD9213-6EBZ configured for 8 output lanes (at 6Gsps), the frequency of REFCLK is 750MHz. For AD9213, the frequency of REFCLK is the digital output lane rate divided by 20. For AD9217, the frequency of REFCLK is the sample rate divided by 16, which is the same as digital output data rate divided by 16.
- PC running Windows?
- USB port and cable to connect to a PC
- AD9213/9217 Evaluation Board
- AD9213/9217 Regulator Board (supplies power to the ADC Board)
- ADS8-V1EBZ FPGA Based Data Capture Board with a power supply
Helpful Documents
- AD9213 Data Sheet
Software Needed
- Analysis Control Evaluation (ACE) software: available at en/design-center/evaluation-hardware-and-software/ace-software.html
Board Design and Integration Files
Testing
- Install the ACE software. The installer is located at http://www.analog.com/en/design-center/evaluation-hardware-and-software/ace-software.html. The Start page appears after you complete the installation and open ACE. The Start page displays released plugins. Ensure that the AD9213/9217 plugin appears in the pre-installed list of released plugins.
- If the AD9213/9217 plugin does not appear in the pre-installed list, it is also available here: https://www.analog.com/en/design-center/evaluation-hardware-and-software/evaluation-boards-kits/EVAL-AD9213.html#eb-relatedsoftware
- Close ACE.
- Install jumpers on P3, P8, P9, P10 as shown below.
- You can install standoffs at the locations (marked with an *) if needed. Alternatively, you can use foam sheets to support the board.
- Connect the AD9213 evaluation board to the regulator board. The connectors mate as shown below. With the boards parallel to each other, carefully align the connectors.
- Connect the AD9213/9217 evaluation/regulator board combo to the ADS8-V1EBZ board together as shown in the following figure.
- Align the FMC+ connectors and apply even pressure across the connector and press the FMC connector on to its counterpart on the FPGA board.
- Connect signal, clocks, power, and USB cables to the boards as shown in Figure 1.
- Signal (J3): The frequency and amplitude of the test signal depend on the type of test you are performing. Full scale is typically achieved at 9dBm – 12dBm signal power at the signal generator (depending on the frequency). If in doubt about which amplitude to use, start with a lower amplitude (for example, 4dBm at the signal generator) and work up or down from there.
- Note: In Figure 1 the input signal is shown being applied to RF connector J3. The trace from J3 goes to the balun where the single-ended signal is converted to differential. On some board revisions the trace to the balun comes from RF connector J2. In these cases, the input signal must be applied to J2.
- Sample clock (J13): The sample clock works well across a wide range of amplitudes (1dBm – 10dBm at the signal generator). Because jitter performance is likely to improve as the slew rate increases, choose an amplitude towards the upper end of the stated range.
- Reference Clock (ADS8-V1EBZ J1): Similar to the sample clock, the reference clock works well across a wide range of amplitudes (1dBm – 10dBm at the signal generator). Unlike the sample clock, the reference clock is not sensitive to jitter/phase noise. Any signal generator that meets the frequency and power requirements works. For AD9213, the frequency of the reference clock is the (output digital data rate)/20. For AD9217, the frequency of the reference clock is the (output digital data rate)/16.
- Example: For AD9213-6GEBZ, ACE brings the part up in 8-Lane mode. In this case (L = 8, N’ = 16, M = 1) at 6Gsps, the output data rate is 15Gbps. Reference clock frequency = 15G/20 = 750MHz.
- Connect the USB cable from the ADS8-V1EBZ FPGA board to the Windows PC that has ACE installed.
- Power on the ADS8-V1EBZ FPGA board using the switch S4. Wait several seconds after powering on the ADS8-V1EBZ, until DS17 flashes and the FPGA fan has stopped spinning.
- Start ACE from Start→Programs→Analog Devices→ACE.
- Double click on the AD9213 or AD9217 part number in the plugin icon in the upper left of the GUI.
- After “State=Good” appears in the lower left, turn on the signal generators for the clock, reference clock, and signal.
- Click the Apply button to configure AD9213 in its default configuration.
AD9213 Chip View
After Applying the Default Configuration
- Click the “Proceed to Analysis” button. The Analysis page appears.
Notes
- If the ACE startup procedure does not proceed as described or expected (assuming you properly setup the hardware):
- Close the ACE software.
- Power down the ADS8-V1EBZ using switch S4 (you might need to repeat this step several times).
- If after repeated attempts the ACE startup procedure is not successful:
- Check that the jumpers are placed on the AD9213/9217 evaluation board as shown in step 4.
- Check that all signal generators are on and at the correct frequencies and power levels.
- Check that 3.3V appears at TP5 on the Regulator Board.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- AD9213射頻(RF)模數(shù)轉(zhuǎn)換器英文手冊(cè) 0次下載
- ADS1220四通道ADC板原理圖和PCB及BOM
- EVL-5SC70EBZ EVAL-5SC70EBZ評(píng)估板
- AD9119-CBLTX-EBZ評(píng)估板快速入門指南
- AD9136/AD9135-EBZ評(píng)估板快速入門指南
- UG-1460:AD9671EBZ評(píng)估板用戶指南
- AD9119-MIX-EBZ評(píng)估板快速入門指南
- AD9261:16位連續(xù)時(shí)間Sigma-Delta ADC評(píng)估板(AD9261EBZ)
- ADS7-V1EBZ評(píng)估套件
- ADS7-V2EBZ高速評(píng)估板
- UG-1364:ADA4945-1CP-EBZ差分放大器評(píng)估板
- ADS8-V1EBZ評(píng)估板用戶指南
- AD9213德爾福型號(hào)
- ADS8-V3EBZ用戶指南
- AD9213 DELPHI Model
- fpga開發(fā)板是什么?fpga開發(fā)板有哪些? 2102次閱讀
- fpga開發(fā)板使用教程 1214次閱讀
- fpga開發(fā)板與linux開發(fā)板區(qū)別 2365次閱讀
- 如何在RZ/V2L評(píng)估板套件上使用AI SDK 998次閱讀
- ADC噪聲:時(shí)鐘輸入和相位噪聲–測試設(shè)置 1886次閱讀
- 配合MAX9217/MAX9218/MAX9247/MAX9248/MAX9250評(píng)估板工作 2643次閱讀
- 使用MAXQ2010評(píng)估板讀取溫度 769次閱讀
- 自制低成本開發(fā)板/評(píng)估板學(xué)習(xí)教程 1602次閱讀
- 低壓反相逆變器評(píng)估板STEVAL-IHM031V1的主要特性及應(yīng)用 2161次閱讀
- ST STEVAL-ISA018V1評(píng)估板的主要特性及在開關(guān)電源中的應(yīng)用 2733次閱讀
- 基于DSP+FPGA實(shí)現(xiàn)的TL6678F-EasyEVM開發(fā)板的介紹 3988次閱讀
- 微雪電子EP2C8FPGANIOSII開發(fā)板簡介 2256次閱讀
- 德州儀器LaunchPad系列 ADS1118評(píng)估板評(píng)測 4259次閱讀
- 經(jīng)驗(yàn)分享:如何選購FPGA開發(fā)板 5570次閱讀
- 基于ADS1298與FPGA的高性能腦電信號(hào)采集系統(tǒng) 6069次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費(fèi)下載
- 0.00 MB | 1491次下載 | 免費(fèi)
- 2單片機(jī)典型實(shí)例介紹
- 18.19 MB | 95次下載 | 1 積分
- 3S7-200PLC編程實(shí)例詳細(xì)資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識(shí)別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關(guān)電源原理及各功能電路詳解
- 0.38 MB | 11次下載 | 免費(fèi)
- 6100W短波放大電路圖
- 0.05 MB | 4次下載 | 3 積分
- 7基于單片機(jī)和 SG3525的程控開關(guān)電源設(shè)計(jì)
- 0.23 MB | 4次下載 | 免費(fèi)
- 8基于AT89C2051/4051單片機(jī)編程器的實(shí)驗(yàn)
- 0.11 MB | 4次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費(fèi)
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費(fèi)
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費(fèi)
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費(fèi)
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費(fèi)
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費(fèi)
- 8開關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21539次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537793次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191183次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183277次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138039次下載 | 免費(fèi)
評(píng)論
查看更多