資料介紹
The CY7C1663KV18, and CY7C1665KV18 are 1.8-V synchronous pipelined SRAMs, equipped with QDR II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices. Each port is accessed through a common address bus. Addresses for read and write addresses are latched on alternate rising edges of the input (K) clock. Accesses to the QDR II+ read and write ports are completely independent of one another. To maximize data throughput, both read and write ports are equipped with DDR interfaces. Each address location is associated with four 18-bit words (CY7C1663KV18), or 36-bit words (CY7C1665KV18) that burst sequentially into or out of the device. Because data is transferred into and out of the device on every rising edge of both input clocks (K and K), memory bandwidth is maximized while simplifying system design by eliminating bus “turnarounds”。 Depth expansion is accomplished with port selects, which enables each port to operate independently. All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the K or K input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry. For a complete list of related documentation, click here.
- CY7C1643KV18和CY7C1645KV18靜態存儲器的數據手冊免費下載 3次下載
- 18兆位DCD同步SRAM的流水線cy7c1386d 4次下載
- 36兆位QDR?II SRAM兩詞突發結構cy7c1412kv18 2次下載
- cy7c1360c 9-mbit流水線SRAM 14次下載
- 18兆位QDR SRAM?II 四字突發結構cy7c1315kv18-250bzxc 2次下載
- cy7c1371d/cy7c1373d,18-mbit流通的SRAM諾博(TM)體系結構 3次下載
- cy7c1312kv18/cy7c1314kv18 18兆位QDR SRAM?II雙字突發結構 5次下載
- 72兆位QDR?II SRAM兩詞突發結構CY7C1512KV18-300BZXC 4次下載
- 9-mbit流過的SRAMCY7C1361C/CY7C1363C 5次下載
- cy7c68013數據手冊 31次下載
- 基于CY7C68013的USB數據采集系統
- 基于CY7C63723/CY7C63722芯片的鼠標電路圖及
- CY7C63742/CY7C63743 pdf datash
- CY7C4225/CY7C4235/CY7C4245 pdf
- CY7C4425/CY7C4205/CY7C4215 pdf
- 使用DS28E18的基礎知識 1309次閱讀
- 高速串行數據通信CY7B923芯片的性能特點及設計實例 4554次閱讀
- 基于CY8C24894 PSoC的超聲波測距系統解決方案 3378次閱讀
- 基于CY8C24533芯片實現電動車自行車控制系統的應用方案 6511次閱讀
- CY8CKIT-035電源管理擴展的特點性能及應用 2160次閱讀
- DS18B20的C語言驅動程序 5519次閱讀
- 基于CY7C68013芯片的LED顯示屏外部接口設計 1710次閱讀
- 89C52單片機與雙口RAM如何實現數據通信 3334次閱讀
- 通過CY7C68013微控制器實現數據低速控制、高速傳輸的設計 5236次閱讀
- 微雪電子CY7C68013A高速USB通信模塊簡介 3052次閱讀
- 微雪電子XILINX FPGA CPLD下載器簡介 3126次閱讀
- USB2.O接口電路與紅外傳輸技術結合實現測試儀與PC機之間的數據傳輸 1301次閱讀
- 單片機中的CY與OV詳細解析 3.7w次閱讀
- 基于XC3S400和CY7C68013多路數據采集電路的設計 2857次閱讀
- ds18b20時序圖_ds18b20操作流程 2.6w次閱讀
下載排行
本周
- 1九陽豆漿機高清原理圖
- 2.47 MB | 15次下載 | 1 積分
- 2AIWA J470維修手冊 (可直接打印)
- 3.16 MB | 3次下載 | 10 積分
- 3數能NU501系列恒流芯片型號選型表
- 0.04 MB | 2次下載 | 免費
- 4Eurotherm TKS Temperature 用戶手冊
- 1.46 MB | 2次下載 | 免費
- 5MOSFET講解-01(可下載)
- 253.76 KB | 1次下載 | 免費
- 6MOSFET講解-04(可下載)
- 340.58 KB | 1次下載 | 免費
- 7MOSFET講解-05(可下載)
- 379.78 KB | 1次下載 | 免費
- 8MOSFET講解-06(可下載)
- 412.81 KB | 1次下載 | 免費
本月
- 1晶體三極管的電流放大作用詳細說明
- 0.77 MB | 32次下載 | 2 積分
- 2Python從入門到精通背記手冊
- 18.77 MB | 24次下載 | 1 積分
- 3雙極型三極管放大電路的三種基本組態的學習課件免費下載
- 4.03 MB | 23次下載 | 1 積分
- 4第十一屆 藍橋杯 單片機設計與開發項目 省賽 程序設計試題及源碼
- 90.88KB | 23次下載 | 3 積分
- 5多級放大電路的學習課件免費下載
- 1.81 MB | 21次下載 | 2 積分
- 6STM32F103C8T6開發板最小系統原理圖
- 0.78 MB | 21次下載 | 免費
- 7九陽豆漿機高清原理圖
- 2.47 MB | 15次下載 | 1 積分
- 81875功放原理圖
- 0.04 MB | 11次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935127次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420063次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191382次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183337次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81585次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73814次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評論