91在线观看视频-91在线观看视频-91在线观看免费视频-91在线观看免费-欧美第二页-欧美第1页

0
  • 聊天消息
  • 系統消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發帖/加入社區
會員中心
創作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

TSB82AA2B 1394b OHCI-Lynx Controller

數據:

描述

The TSB82AA2B OHCI-Lynx. controller is a discrete 1394b link-layer device, which has been designed to meet the demanding requirements of today's 1394 bus designs. The TSB82AA2B device is capable of exceptional 800M bits/s performance; thus, providing the throughput and bandwidth to move data efficiently and quickly between the PCI and 1394 buses. The TSB82AA2B device also provides outstanding ultra-low power operation and intelligent power management capabilities. The device provides the IEEE 1394 link function and is compatible with 100M bits/s, 200M bits/s, 400M bits/s, and 800M bits/s serial bus data rates.

The TSB82AA2B improved throughput and increased bandwidth make it ideal for today's high-end PCs and open the door for the development of S800 RAID- and SAN-based peripherals.

The TSB82AA2B OHCI-Lynx controller operates as the interface between a 33-MHz/64-bit or 33-MHz/32-bit PCI local bus and a compatible 1394b PHY-layer device (such as the TSB81BA3 device) that is capable of supporting serial data rates at 98.304M, 196.608M, 393.216M, or 786.432M bits/s (referred to as S100, S200, S400, or S800 speeds, respectively). When acting as a PCI bus master, the TSB82AA2B device is capable of multiple cacheline bursts of data, which can transfer at 264M bytes/s for 64-bit transfers or 132M bytes/s for 32-bit transfers after connecting to the memory controller.

Due to the high throughput potential of the TSB82AA2B device, it possible to encounter large PCI and legacy 1394 bus latencies, which can cause the 1394 data to be overrun. To overcome this potential problem, the TSB82AA2B implements deep transmit and receive FIFOs (see Section 1.2, Features, for FIFO size information) to buffer the 1394 data, thus preventing possible problems due to bus latency. This also ensures that the device can transmit and receive sustained maximum size isochronous or asynchronous data payloads at S800.

The TSB82AA2B device implements other performance enhancements to improve overall performance of the device, such as: a highly tuned physical data path for enhanced SBP-2 performance, physical post writing buffers, multiple isochronous contexts, and advanced internal arbitration.

The TSB82AA2B device also implements hardware enhancements to better support digital video (DV) and MPEG data stream reception and transmission. These enhancements are enabled through the isochronous receive digital video enhancements register at TI extension offset A80h (see Section 5.4, Isochronous Receive Digital Video Enhancements Register). These enhancements include automatic time stamp insertion for transmitted DV and MPEG-formatted streams and common isochronous packet (CIP) header stripping for received DV streams.

The CIP format is defined by the IEC 61883-1:1998 specification. The enhancements to the isochronous data contexts are implemented as hardware support for the synchronization timestamp for both DV and audio/video CIP formats. The TSB82AA2B device supports modification of the synchronization timestamp field to ensure that the value inserted via software is not stale-that is, less than the current cycle timer when the packet is transmitted.

The TSB82AA2B performance and enhanced throughput make it an excellent choice for today's 1394 PC market; however, the portable, mobile, and even today's desktop PCs power management schemes continue to require devices to use less and less power, and the TI 1394 OHCI-Lynx product line has continued to raise the bar by providing the lowest power 1394 link-layers in the industry. The TSB82AA2B device represents the next evolution of TI commitment to meet the challenge of power-sensitive applications. The TSB82AA2B device has ultra-low operational power requirements and intelligent power management capabilities that allow it to autonomously conserve power based on the device usage.

One of the key elements for reducing the TSB82AA2B operational power requirements is the TI advanced CMOS process and the implementation of an internal 1.8-V core, which is supplied by an improved integrated 3.3-V to 1.8-V voltage regulator. The TSB82AA2B device implements a next-generation voltage regulator that is more efficient than its predecessors, thus providing an overall reduction in the device operational power requirements especially when operating in D3cold using auxiliary power. In fact, the TSB82AA2B device fully supports D0, D1, D2, and D3hot/cold power states as specified in the PC 2001 Design Guide requirements and the PCI Power Management Specification. PME wake event support is subject to operating system support and implementation.

As required by the 1394 Open Host Controller Interface Specification (OHCI) and IEEE Std 1394a-2000, internal control registers are memory mapped and nonprefetchable. The PCI configuration header is accessed through configuration cycles as specified by the PCI Local Bus Specification, and provides plug-and-play (PnP) compatibility. Furthermore, the TSB82AA2B device is fully compliant with the latest PCI Local Bus Specification, PCI Bus Power Management Interface Specification, IEEE Draft Std 1394b, IEEE Std 1394a-2000, and 1394 Open Host Controller Interface Specification (see Section 1.3, Related Documents, for a complete list).

特性

  • 3.3 V單電源(帶穩壓器的1.8 V內部核心電壓)
  • 3.3 V和5 V PCI信令環境
  • 串行總線數據速率為100M bits /s,200M bit /s,400M bit /s和800M bits /s
  • 物理寫入發布最多三個未完成事務
  • 串行ROM或引導ROM接口支持2線串行EEPROM器件
  • 33-MHz /64-bit和33-MHz /32-bit可選PCI接口
  • 多功能終端(MFUNC終端1)
    • PCI_CLKRUN 協議 PCI移動設計指南
    • 通用I /O
    • 用于自定義同步的外部循環定時器控制的CYCLEIN /CYCLEOUT
  • PCI突發傳輸和深度FIFO到容忍大的主機延遲
    • 發送FIFO ?? 5K異步
    • 發送FIFO ?? 2K等時
    • 接收FIFO ?? 2K異步
    • 接收FIFO ?? 2K等時
  • D.每個 PCI總線電源管理接口規范
  • 可編程異步傳輸閾值的0,D1,D2和D3電源狀態和PME事件
  • 等時接收雙 - 緩沖模式
  • 異步傳輸請求的無序流水線
  • 當PHY SYSCLK未激活時,寄存器訪問失敗中斷
  • 可用的初始帶寬和初始通道可用寄存器
  • 數字視頻和音頻性能增強
  • 采用先進的低功耗CMOS工藝制造
  • 采用144端子LQFP(PGE)或176球封裝MicroStar BGA。 (GGW包)

MicroStar BGA和OHCI-Lynx是德州儀器公司的商標。
所有其他商標均為其各自所有者的財產。

參數 與其它產品相比?其他接口

?
Operating Temperature Range (C)
Package Group
Package Size: mm2:W x L (PKG)
Pin/Package
TSB82AA2B
-40 to 85 ? ?
LQFP ? ?
144LQFP: 484 mm2: 22 x 22(LQFP) ? ?
144LQFP ? ?

技術文檔

數據手冊(1)
元器件購買 TSB82AA2B 相關庫存
主站蜘蛛池模板: 日本高清色视频在线观看免费 | 啪啪.com| 欧美亚洲另类在线观看 | 午夜免费观看_视频在线观看 | 五月婷综合网 | 免费一日本一级裸片在线观看 | 爽好舒服老师快点 | 婷婷五月色综合香五月 | 亚洲国产精品日韩专区avtube | 三级理论手机在线观看视频 | 青草青青产国视频在线 | 又粗又长又大又黄的日本视频 | 日日干干夜夜 | 亚洲高清不卡视频 | 人人看人人做人人爱精品 | 女人aaaaa片一级一毛片 | 久久综合九九亚洲一区 | 天天澡天天摸天天爽免费 | 日产国产精品亚洲系列 | 3344成年在线视频免费播放男男 | 久久中文字幕综合婷婷 | 国模大尺度在线 | 免费一级毛片不卡在线播放 | 亚洲人成电影院在线观看 | 男男浪荡双性受hplay | 日韩特黄特色大片免费视频 | 亚洲欧美在线精品一区二区 | 狠狠色噜噜狠狠狠狠97影音先锋 | 婷婷激情狠狠综合五月 | 天堂日本| 天天综合在线视频 | 日韩成人黄色 | 天堂网站www天堂资源在线 | 亚洲不卡在线播放 | 99精品福利 | 老色批影院 | 国产你懂的视频 | 极品国产一区二区三区 | 好大好硬好爽免费视频 | 手机看高清特黄a大片 | 国产欧美一区二区三区观看 |