在线观看www成人影院-在线观看www日本免费网站-在线观看www视频-在线观看操-欧美18在线-欧美1级

0
  • 聊天消息
  • 系統消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發帖/加入社區
會員中心
創作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

LMK04808 具有雙環 PLL 的 LMK04800 系列低噪聲時鐘抖動消除器

數據:

產品信息

描述 The LMK0480x family is the industrys highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

電路圖、引腳圖和封裝圖

o4YBAFnLekuAKfuCAAAyDYdlZ0c842.jpg

技術文檔

數據手冊(1) 相關資料(6)
元器件購買 LMK04808 相關庫存

相關閱讀

主站蜘蛛池模板: 视色4se成人午夜精品 | 狠狠狠色丁香婷婷综合久久五月 | 久久精品国产亚洲综合色 | 欧美黄色片 一级片 | 成人在色线视频在线观看免费大全 | 久久综合九色综合欧洲色 | 片黄免费| 夜夜操夜夜爱 | 天天骑夜夜操 | 国内一级特黄女人精品毛片 | 国产yw.8825.c免费 | 日本黄色一区 | 亚州1区2区3区4区产品乱码2021 | 西西人体大胆高清啪啪欧洲 | 午夜视频福利在线 | 亚洲精品在线视频 | 国产超爽人人爽人人做 | 久久免费看| 日本国产中文字幕 | 六月天婷婷 | 一级做a爰片久久毛片免费看 | 四虎影院永久网站 | 18年大片免费在线 | 午夜爽 | 亚洲一区二区在线视频 | 精品国产一二三区 | 成年大片免费播放视频人 | 免费理论片在线观看播放 | 国产一二三区在线 | 一区二区三区高清在线 | 欧美视频综合 | 中文字幕天堂在线 | 日本黄色xxxx | 久久久久久天天夜夜天天 | 国产精品成人在线播放 | 性人久久久久 | 日韩美女拍拍免费视频网站 | 久热福利视频 | 四虎综合九九色九九综合色 | 91亚洲国产成人久久精品网站 | 黄色特级录像 |