在线观看www成人影院-在线观看www日本免费网站-在线观看www视频-在线观看操-欧美18在线-欧美1级

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

LMK04803 具有雙級聯(lián) PLL 和集成 1.9 GHz VCO 的低噪聲時(shí)鐘抖動消除器

數(shù)據(jù):

產(chǎn)品信息

描述 The LMK0480x family is the industry?s highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

電路圖、引腳圖和封裝圖

技術(shù)文檔

數(shù)據(jù)手冊(1) 相關(guān)資料(4)
元器件購買 LMK04803 相關(guān)庫存

相關(guān)閱讀

主站蜘蛛池模板: 精品视频在线观看视频免费视频 | 亚洲国产系列 | 夜夜爱夜夜爽夜夜做夜夜欢 | 日韩欧美在线中文字幕 | jiuma和我啪啪 | 色综合天天综合网亚洲影院 | 日本三级香港三级人妇 m | 特黄特级毛片免费视 | 午夜影院在线视频 | 日日摸夜夜爽夜夜爽出水 | 永久免费看的啪啪网站 | 全部在线播放免费毛片 | 四虎www成人影院免费观看 | avtom影院永久转四虎入口 | 国产午夜视频在线观看网站 | 色综合狠狠操 | 一级片在线播放 | 日韩欧美一区二区三区视频 | 亚洲综合日韩欧美一区二区三 | 久久人人做人人玩人精品 | 欧美三级网站 | 在线天堂中文在线网 | 朋友夫妇和交换性bd高清 | 天堂最新资源在线 | 欧美色88| 欧美三级午夜伦理片 | 老色批软件 | 又粗又大撑满了好爽 | 色多多视频在线 | 天天操天天噜 | 久久精品夜色国产 | 国产美女精品久久久久中文 | 快色视频免费 | 1024国产基地永久免费 | 国产高清视频在线免费观看 | 成人精品久久 | 夜夜爽网站 | 久热精品在线视频 | 欧美夜夜夜 | 男女交性视频免费播放视频 | 去毛片 |