在线观看www成人影院-在线观看www日本免费网站-在线观看www视频-在线观看操-欧美18在线-欧美1级

0
  • 聊天消息
  • 系統消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發帖/加入社區
會員中心
創作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

LMK04806 具有雙級聯 PLL 和集成 2.5 GHz VCO 的低噪聲時鐘抖動消除器

數據:

產品信息

描述 The LMK0480x family is the industry?s highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

電路圖、引腳圖和封裝圖

技術文檔

數據手冊(1) 相關資料(4)
元器件購買 LMK04806 相關庫存

相關閱讀

主站蜘蛛池模板: 欧美成人性色生活片天天看 | 国产乱码免费卡1卡二卡3卡四 | 国产操视频 | 在线色资源 | 午夜在线播放视频在线观看视频 | 亚洲福利视频一区二区 | 岛国毛片在线观看 | 午夜黄色影片 | 亚洲一区精品中文字幕 | 欧美亚洲一区二区三区在线 | 成人精品亚洲人成在线 | 国产午夜在线观看视频 | 一级毛片一级毛片一级级毛片 | 久久99热国产这有精品 | 日韩综合nv一区二区在线观看 | 人人看人人添人人爽 | 四虎国产精品成人永久免费影视 | 天天操狠狠操 | 免费91视频 | 三级国产 | 免费看黄色小视频 | 91大神精品全国在线观看 | 女生扒开尿口让男生舔 | 久久久夜 | 国产成人精品亚洲日本在线观看 | 女人张开腿 让男人桶视频 女人张开腿等男人桶免费视频 | 国产精品久久1024 | 综合色视频 | 男人操女人视频在线观看 | 四虎国产欧美成人影院 | 天堂网www在线资源网 | 国产成人啪午夜精品网站 | 欧美网站色 | 爱爱免费小视频 | 不卡视频一区 | 欧美猛交xxxx乱大交 | 欧美午夜免费观看福利片 | 女人张开腿让男人做爽爽 | 福利片第一页 | 97影院理论片在线观看 | 国产好深好硬好爽我还要视频 |