在线观看www成人影院-在线观看www日本免费网站-在线观看www视频-在线观看操-欧美18在线-欧美1级

0
  • 聊天消息
  • 系統消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發帖/加入社區
會員中心
創作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

LMK04805 具有雙級聯 PLL 和集成 2.2 GHz VCO 的低噪聲時鐘抖動消除器

數據:

產品信息

描述 The LMK0480x family is the industry?s highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

電路圖、引腳圖和封裝圖

技術文檔

數據手冊(1) 相關資料(3)
元器件購買 LMK04805 相關庫存

相關閱讀

主站蜘蛛池模板: 99草精品视频 | china国语对白刺激videos chinese国产videoxx实拍 | 免费看h网站 | 成人性色生活片免费看爆迷你毛片 | 欧美一级特黄aa大片视频 | 六月婷婷导航福利在线 | 欧美三级色| 免费精品美女久久久久久久久 | 女人张开腿 让男人桶个爽 免费观看 | 久久久久88色偷偷 | 狠狠干夜夜 | 三级在线观看视频 | 午夜免费伦费影视在线观看 | 三级免费黄色片 | 亚洲一级毛片中文字幕 | 午夜在线视频国产 | 亚洲特级毛片 | 久青草国产免费观看 | 国产成人a一区二区 | 黄色顶级视频 | 免费两性的视频网站 | 在线资源网| 欧美三级一区二区三区 | 国产伦精品一区二区三区网站 | 色视频久久 | 手机看片1024在线观看 | 欧美一级乱理片免费观看 | 欧美三级不卡在线观线看高清 | 你懂的福利| 欧美夜夜夜 | 日本在线观看成人小视频 | 嫩草影院入口一二三免费 | 欧美一卡二卡3卡4卡无卡六卡七卡科普 | 在线午夜影院 | 午夜在线影视 | 精品视频在线观看视频免费视频 | 午夜在线 | 永久免费看mv网站入口 | 午夜影院7cdy| 欧美性色欧美a在线播放 | 亚洲经典一区二区三区 |